# Gate-All-Around FET Based 6T SRAM Design Using a Device-Circuit Co-Optimization Framework

Luhao Wang, Alireza Shafaei, Massoud Pedram
Department of Electrical Engineering
University of Southern California, Los Angeles, CA, 90089
Email: {luhaowan, shafaeib, pedram}@usc.edu

Abstract—Gate-all-around nanowire transistor is deemed as one of the most promising solutions that enables continued CMOS scaling. Compared with FinFET, it further suppresses shortchannel effects by providing superior electrostatic control over the channel. Due to the unique device structure, gate-all-around nanowire transistor also allows more efficient layout design by exploiting 3-dimensional stacking configurations. In this paper, we investigate the 6T SRAM cell design for gate-all-around nanowire transistors using a device-circuit co-optimization framework. At the device level, TCAD simulation and current source modeling method are applied to extract the model. Layout designs with horizontal, lateral, vertical stacking device structures are explored. At the circuit level, read and write assist techniques are studied to relieve the negative impact of low on-currents on SRAM stabilities incurred by nanowire channels. Operating at  $300 \ mV$ , assist techniques can increase the read static noise margin and the write static noise margin of 6T SRAM up to 82% and 92%, respectively.

### I. INTRODUCTION

Multi-gate field-effect transistors (FETs) have been widely accepted as key device structures to aggressively scale down the device feature size while mitigating short-channel effects (SCEs) [1]. FinFET, which is also known as a tri-gate FET, has been widely adopted as an enabler of device scaling down at the 22 nm technology node [2]. For FinFET, the conducting channel, which is the "fin", is wrapped around by dielectrics and gate materials at three sides. In contrast to planar CMOS transistors, the leakage current is reduced due to the better controllability. However, looking beyond sub-10 nm, the challenges of further scaling down FinFETs, such as strong threshold voltage variation and deterioration of mobility, are expected to increase dramatically incurred by continued reduction of the feature size. Proposed as a device structure for ultimately scaling down to the end, gateall-around (GAA) nanowire FETs have dielectrics and gate materials wrapped around all sides of the channel [3], [4]. With a better electrostatic controllability over FinFET, GAA-FETs can relax the channel diameter by 30-40% in comparison to the fin width in FinFET and less leakage current [5].

Similar to FinFET, the conducting strength of GAA-FET must be controlled by discretely adjusting the number of nanowires. Instead of being limited in the horizontal direction along the device plane, nanowires of GAA-FET can also be stacked laterally or vertically, which allows more compact layout designs [6]–[8]. Previous works on GAA-FETs span both device fabrication [6], device modeling [9] and circuit design levels [10]. However, a device and circuit co-optimization

TABLE I GAA-FET DEVICE PARAMETERS

|   | GAA<br>Type | $\frac{N_D}{cm^{-3}}$ | $\frac{N_S}{cm^{-3}}$ | $\frac{N_C}{cm^{-3}}$ | eV   | $V_T V$ |
|---|-------------|-----------------------|-----------------------|-----------------------|------|---------|
|   | NMOS        | $2.0 \times 10^{20}$  | $2.0 \times 10^{20}$  | undoped               | 4.46 | 0.17    |
| ĺ | PNOS        | $2.0 \times 10^{20}$  | $2.0 \times 10^{20}$  | undoped               | 4.73 | -0.17   |

framework is needed to address the increased complexity in design and optimization at both levels.

In this paper, we investigate the GAA-FETs based SRAM design with the aid of proposed device and circuit cooptimization framework. Look-up table (LUT) based current-source models are firstly extracted from device simulation using TCAD. Verilog-A models are then constructed and verified by the mixed-mode simulation and H-SPICE simulation. The influence of three geometrical stacking methods (horizontal, lateral and vertical) on SRAM layout design is studied. Finally, assist techniques for GAA-FETs based SRAM design are also explored to address the low on-currents issue brought by nanowire channels.

The rest of this paper is organized as follows. Section III describes device level simulations and model extractions. Section III shows the layout characterization of three stacking methods. The SRAM read and write assistant techniques are studied in Section III. The 6T SRAM simulation results and analysis are discussed in Section IV. Section V concludes this paper.

#### II. DEVICE LEVEL SIMULATION AND MODELING

The 3-D device structure and the channel region cross section of a GAA-FET is shown Fig. 1. "D", "S" and "G" indicate drain, source and gate electrode, respectively. The nanowire, which is the conducting channel, is wrapped around on all sides by the dielectric and gate materials. Generally, The nanowire may be fabricated using Si/Ge sacrificial layer or repeated etching [11]. Therefore, edges of the rectangle nanowire should be rounded as shown on the right picture of Fig. 1. The size and shape of the nanowire can be defined using height  $(H_{si})$  and width  $(W_{si})$ . In order to achieve a higher on-current, the raised drain/source structure is adopted.

#### A. Device Level Simulation

3-D device level simulations are performed using Synopsys Sentaurus [12] with the device structure shown in Fig. 1. Fermi-Dirac statistics, density gradient quantization model and



Fig. 1. 3-D structure and channel region cross section of GAA-FET.



Fig. 2.  $V_{GS}$ - $I_{DS}$  curves of GAA-FET NMOS/PMOS simulated by 3-D TCAD. ON/OFF currents, sub-threshold swing (SS) and threshold voltage  $(V_T)$  are also shown.

philips unified mobility model are used to capture the physical transportation mechanism. Gate length  $L_q$  and equivalent oxide thickness  $t_{ox}$  are fixed at 10 nm and 0.68 nm, according to ITRS specifications for the  $11.9 \ nm$  technology node. The length of channel extension at the source/drain side is 5 nm. A Gaussian lateral (1-D) doping profile with peak concentration at the edge of the raised-source/drain regions is assumed. The peak drain doping  $(N_D)$ , peak source doping  $(N_S)$  and channel doping  $(N_C)$  are shown in the Table. I. The  $H_{si}$  and  $W_{si}$ are 10 nm for achieving a good electrostatic integrity. The leakage current  $(I_{OFF})$  is set to approximate 100 nA/umby choosing a suitable gate work function  $(\Phi_m)$ . Simulated  $V_{GS}$ - $I_{DS}$  curves of NMOS/PMOS at  $V_{DS}=0.4\ V$  and  $V_{DS}=40\ mV$  and extracted parameters are shown in Fig.

## B. Device Model Extraction

LUT based models of GAA-FETs are extracted using the current source modeling (CSM) technique, in which an NMOS or PMOS is modeled as a set of current sources and parasitic capacitances. Fig. 3 illustrates the equivalent circuit. By performing DC/AC sweeping at terminals of transistor, values of current sources and capacitances are pre-characterized and recorded into LUTs.

The total current flows out of gate (G), source (S) and drain



Fig. 3. Current source model for a GAA-FET. The output currents of the current source and the values of the parasitic capacitances are all functions of voltage pair  $(V_{GS}, V_{DS})$ .

## (D) terminals can be calculated as follows:

$$I(G) = I_G + C_{GD} \frac{\partial V_{DG}}{\partial t} + C_{DS} \frac{\partial V_{DS}}{\partial t}$$
(1)  

$$I(S) = I_S + C_{GS} \frac{\partial V_{SG}}{\partial t} + C_{DS} \frac{\partial V_{SD}}{\partial t}$$
(2)  

$$I(D) = I_D + C_{GD} \frac{\partial V_{DG}}{\partial t} + C_{DS} \frac{\partial V_{DS}}{\partial t},$$
(3)

$$I(S) = I_S + C_{GS} \frac{\partial V_{SG}}{\partial t} + C_{DS} \frac{\partial V_{SD}}{\partial t}$$
 (2)

$$I(D) = I_D + C_{GD} \frac{\partial V_{DG}}{\partial t} + C_{DS} \frac{\partial V_{DS}}{\partial t},$$
 (3)

where  $I(\cdot)$  is the total current.  $I_G$ ,  $I_S$  and  $I_D$  are currents of independent current sources. Finally, SPICE-compatible LUT based Verilog-A models are constructed for further circuit level simulations. The extracted Verilog-A model is verified by comparing H-SPICE simulations with mixed-mode simulations using TCAD sentaurus for a inverter at different supply voltages  $V_{DD}$ , which is shown in Fig. 4.



Fig. 4. Comparison of the extracted Verilog-A model against TCAD mixedmode simulations for a inverter at varied  $V_{DD}$ .

### C. GAA-FET Stacking Structures

The unique nanowire channel provides GAA-FET with extra freedom in stacking configurations. Fig. 5 shows the schematic structures of H-GAA (A), a laterally stacked GAA-FET (B) and a vertically stacked GAA-FET (C). Increasing nanowires in a horizontal GAA-FET (H-GAA) is similar to increasing "fins" in FinFET. For a lateral GAA-FET (L-GAA), nanowires are stacked on top of each other in parallel to the device plane. For a veritcal GAA-FET (V-GAA), the bottom electrode sits on the substrate and nanowires are vertical to the device plane, which allows a more compact layout design while relaxing the



Fig. 5. Geometries of GAA-FETs with different stacking structures. (A). H-GAA; (B). L-GAA; (C).V-GAA. Pink lines indicate the position of contacts.

requirement of gate length. In this work, all vertical nanowire channels are assumed to stand on the (100) wafer with a surface orientation of (100).

## III. GAA-FET BASED 6T-SRAM DESIGN



Fig. 6. GAA-FET 6T SRAM. (A). circuit schematic and layout designs of (B).H-GAA, (C). L-GAA and (D).V-GAA.

Fig. 6 shows the the 6T SRAM circuit schematic (A) and layout designs for (B) H-GAA, (C) L-GAA and (D) V-GAA. The GAA-specific geometries and design rules are summarized in Table. II. Please note that all layout designs shown in Fig. 6 are in (2,1,1) configuration, which indicates the number of nanowires in pull-down transistor  $(N_{pd})$ , access

TABLE II
GAA-SPECIFIC GEOMETRIES AND DESIGN RULES

| Parameter | Value (nm)      | Comment             |  |  |
|-----------|-----------------|---------------------|--|--|
| $L_G$     | $2\lambda = 10$ | gate length         |  |  |
| $W_{Si}$  | 10              | nanowire width      |  |  |
| $H_{Si}$  | 10              | nanowire height     |  |  |
| $P_{NW}$  | $3\lambda = 15$ | nanowire pitch      |  |  |
| $W_C$     | $3\lambda = 15$ | Minimum             |  |  |
| WC        | 3X = 13         | contact size        |  |  |
| $W_{M2M}$ | $3\lambda = 15$ | Minimum space       |  |  |
| VV M2M    | 3N = 10         | between metal wires |  |  |
| $W_{G2C}$ | 1               | Minimum space       |  |  |
| WG2C      | Λ               | of gate to contact  |  |  |

transistor  $(N_{ac})$  and pull-up transistor  $(N_{pu})$  are 2, 1 and 1, respectively. The area reduction achieved with L-GAA and V-GAA are 16.7% and 19.8%. We can see that the V-GAA can achieve the most efficient layout design.

The major issue associated with GAA-FETs is their low on-currents. Performance of the SRAM array is thus degraded which is mainly caused by the reduced read current, resulting in higher bitline (BL) delay. One can increase the on-current by increasing the number of nanowires using afore-mentioned stacking methods. However, the leakage current would also increase in this way. For this purpose, read and write assist techniques and their effects on stability metrics of the corresponding memory operation must be investigated. The static noise margin (SNM) quantifies the amount of voltage noise required at the internal nodes of a bitcell to flip the SRAM cells contents. SNMs at hold, read and write states are used as the criteria of stabilities.

# A. V<sub>DD</sub> Boost for Read Assist

Having a large enough read static noise margin (RSNM) is the key to read the content in the SRAM cell without disrupting the storage. To enhance the read stability of the 6T SRAM, one can strength the pull-down transistor or weaken the access transistor using various techniques. In our paper,  $\mathbf{V_{DD}}$  boost technique is adopted, which increases the supply voltage  $V_{DD}$  while the SRAM is being read.

# B. WL Overdrive for Write Assist

Write static noise margin (WSNM) is an important metric to evaluate the write operation and is measured as the difference between the  $V_{DD}$  and minimum wordline (WL) voltage that is needed to flip the cell content. In this paper, **WL overdrive** (**WLOD**) is chosen as the write assist technique, which sets  $V_{WL}$  to a voltage level higher than  $V_{DD}$  to strongly turn on the access transistor while the SRAM is being written.

## IV. EXPERIMENTAL RESULTS AND ANALYSIS

This section presents the experimental results. GAA-FET based 6T SRAM with (1,1,1), (2,1,1) and (3,1,1) configurations are simulated. The results of leakage power for the three configurations are reported in Fig. 7. One can observe that increasing the number of nanowires could increase the leakage power. However, the gap between (1,1,1) and (3,1,1) configurations is monotonically reduced when the supply voltage decreases. Reducing the supply voltage and operating the SRAM at a near-threshold region can achieve energy saving.

TABLE III
GAA-FET BASED 6T SRAM EXPERIMENTAL RESULTS

| Circuit | $V_{DD} \ (mV)$ | $N_{pd}$ | $N_{ac}$ | $N_{pu}$ | $V_{DD}$ Boost | WLOD  | HSNM $(mV)$ | RSNM<br>(mV) | WSNM<br>(mV) |
|---------|-----------------|----------|----------|----------|----------------|-------|-------------|--------------|--------------|
| 6T      | 500             | 1        | 1        | 1        | 0%             | 0%    | 191         | 76           | 147          |
| 6T      | 500             | 1        | 1        | 1        | 10%            | 0%    | 191         | 104          | 147          |
| 6T      | 500             | 1        | 1        | 1        | 20%            | 0%    | 191         | 132          | 147          |
| 6T      | 500             | 2        | 1        | 1        | 0%             | 0%    | 184         | 106          | 132          |
| 6T      | 500             | 3        | 1        | 1        | 0%             | 0%    | 178         | 120          | 125          |
| 6T      | 400             | 1        | 1        | 1        | 0%             | 0%    | 155         | 65           | 102          |
| 6T      | 400             | 1        | 1        | 1        | 10%            | 10%   | 155         | 90           | 142          |
| 6T      | 400             | 1        | 1        | 1        | 12.5%          | 12.5% | 155         | 96           | 152          |
| 6T      | 400             | 2        | 1        | 1        | 0%             | 0%    | 151         | 84           | 91           |
| 6T      | 400             | 3        | 1        | 1        | 0%             | 0%    | 148         | 95           | 86           |
| 6T      | 300             | 1        | 1        | 1        | 0%             | 0%    | 116         | 49           | 63           |
| 6T      | 300             | 1        | 1        | 1        | 20%            | 20%   | 116         | 89           | 123          |
| 6T      | 300             | 1        | 1        | 1        | 40%            | 20%   | 116         | 116          | 123          |
| 6T      | 300             | 2        | 1        | 1        | 0%             | 0%    | 115         | 63           | 52           |
| 6T      | 300             | 3        | 1        | 1        | 0%             | 0%    | 112         | 68           | 48           |



Fig. 7. Leakage power of GAA-FET based 6T SRAM design in different configurations with  $(N_{pd},\,N_{ac},\,N_{pu})=(1,1,1),\,(2,1,1)$  and (3,1,1), respectively.

Nevertheless, small supply voltages could damage the stability of SRAM cells, which necessitates assist techniques for read and write operations. Table III summarizes the HSNM, RSNM and WSNM for different 6T SRAM configurations with or without assist techniques. When the (1,1,1) SRAM cell is operated at 300 mV supply voltage, the RSNM and WSNM can increase up to 82% and 95% by applying 20%  $V_{DD}$  boosting in both  $V_{DD}$  boost and WLOD assist techniques. It can be observed that increasing the number of nanowires from (1,1,1) to (2,1,1) in pull-down transistors can result in a 28.6% increase of RSNM, but WSNM decreases by 17%.

#### V. Conclusion

In this paper, we investigate the 10 nm gate length GAA-FET based 6T SRAM design using a device and circuit co-optimization framework. First, NMOS and PMOS characteristics are simulated using sentaurus TCAD. Device parameters are also tuned and optimized in this phase. LUTs based Verilog-A models are constructed via current source modeling method for fast circuit simulations. Layout designs of horizontal, lateral and vertical stacking GAA-FET are also studied. The vertical GAA-FET design can achieve the least area footprint. Read and write assist techniques are investigated to

increase the stability of GAA-FET based 6T SRAM at various supply voltages. To address the low on-current issues incurred by nanowire channels, read and write assist techniques are proposed. Our experimental results show that the negative impact of low on-currents on noise margins of SRAMs can be relieved.

#### REFERENCES

- D. Hisamoto, W.-C. Lee, J. Kedzierski, H. Takeuchi, K. Asano, C. Kuo, E. Anderson, T.-J. King, J. Bokor, and C. Hu, "FinFET-a self-aligned double-gate MOSFET scalable to 20 nm," *IEEE Transactions on Elec*tron Devices, vol. 47, no. 12, pp. 2320–2325, 2000.
- tron Devices, vol. 47, no. 12, pp. 2320–2325, 2000.
  [2] E. Yu, L. Chang, S. Ahmed, H. Wang, S. Bell, C.-Y. Yang, C. Tabery, C. Ho, Q. Xiang, T.-J. King et al., "FinFET scaling to 10 nm gate length," in IEDM 2002, pp. 251–254.
- [3] N. Singh, A. Agarwal, L. Bera, T. Liow, R. Yang, S. Rustagi, C. Tung, R. Kumar, G. Lo, N. Balasubramanian et al., "High-performance fully depleted silicon nanowire (diameter/spl les/5 nm) gate-all-around CMOS devices," *IEEE Electron Device Letters*, vol. 27, no. 5, pp. 383–386, 2006.
- [4] L. Wang, T. Cui, S. Nazarian, Y. Wang, and M. Pedram, "Standard cell library based layout characterization and power analysis for 10nm gate-all-around (gaa) transistors," in *System-on-Chip Conference (SOCC)*, 2016 29th IEEE International. IEEE, 2016, pp. 253–258.
- [5] D. Yakimets, T. H. Bao, M. G. Bardon, M. Dehan, N. Collaert, A. Mercha, Z. Tokei, A. Thean, D. Verkest, and K. De Meyer, "Lateral versus vertical gate-all-around FETs for beyond 7nm technologies," in *Device Research Conference (DRC)*, 2014, pp. 133–134.
- [6] B. Yang, K. Buddharaju, S. Teo, N. Singh, G. Lo, and D. Kwong, "Vertical silicon-nanowire formation and gate-all-around MOSFET," *IEEE Electron Device Letters*, vol. 29, no. 7, pp. 791–794, 2008.
- [7] G. Kaushal, S. K. Manhas, S. Maheshwaram, B. Anand, S. Dasgupta, and N. Singh, "Novel design methodology using sizing in nanowire cmos logic," *IEEE Transactions on Nanotechnology*, vol. 13, no. 4, pp. 650–658, 2014
- [8] D. Yakimets, G. Eneman, P. Schuddinck, T. H. Bao, M. G. Bardon, P. Raghavan, A. Veloso, N. Collaert, A. Mercha, D. Verkest et al., "Vertical GAAFETs for the ultimate CMOS scaling," *IEEE Transactions on Electron Devices*, vol. 62, no. 5, pp. 1433–1439, 2015.
- [9] D. Jiménez, J. Saenz, B. Iniguez, J. Sune, L. Marsal, and J. Pallares, "Modeling of nanoscale gate-all-around mosfets," *IEEE Electron Device Letters*, vol. 25, no. 5, pp. 314–316, 2004.
- [10] Y.-B. Liao, M.-H. Chiang, N. Damrongplasit, T.-J. K. Liu, and W.-C. Hsu, "6-T SRAM cell design with gate-all-around silicon nanowire mosfets," in *International Symposium on VLSI Technology, Systems, and Applications (VLSI-TSA)*, 2013, pp. 1–2.
- [11] C. Dupré, A. Hubert, S. Becu, M. Jublot, V. Maffini-Alvaro, C. Vizioz, F. Aussenac, C. Arvet, S. Barnola, J.-M. Hartmann *et al.*, "15nm-diameter 3D stacked nanowires with independent gates operation: ΦFET," in *IEDM 2008*, pp. 1–4.
- [12] "Sentaurus device user guide," Synopsys Inc.